# Rajshekar K

525, Academic Block - 2 (Sciences), Indian Institute of Technology Dharwad, Chikkamalligawad, Dharwad - 580011, Karnataka, India.

⊠ rajshekar.k@iitdh.ac.in www.iitdh.ac.in/rajshekar.k

#### Personal Profile

I am currently an Assistant Professor in the Dept. of Computer Science and Engineering, IIT Dharwad. I have completed my PhD from IIT Delhi, and served as a Senior Research Fellow in the same department. My areas of interest include Computer Architecture, Trusted Systems, and Modelling and Simulation.

# EMPLOYMENT

January 2018 - present Assistant Professor, Dept. of Computer Science and

Engineering,

Indian Institute of Technology Dharwad, India

January 2017 - December 2017 Senior Research Fellow, Dept. of Computer Science

and Engineering

Indian Institute of Technology Delhi, India

#### **EDUCATION**

July 2012 - December 2016 Ph.D. in Computer Science and Engineering

Indian Institute of Technology Delhi, India

Thesis: Employing Redundancy based Techniques to Provide Reliability, Security and Accountability in Modern Processors

# **PUBLICATIONS**

#### Journals

- J1. Consequence-based Clustered Architecture by Shruthi Karunakar, Rajshekar Kalayappan, Sandeep Chandran, ACM Transactions on Architecture and Code Optimization (TACO). (Just Accepted), 2024.
- J2. A Formal Approach to Accountability in Heterogeneous Systems-on-Chip by Rajshekar Kalayappan, Smruti R. Sarangi, IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING (TDSC). Volume 18 Issue 6, 2021.
- J3. A Survey of Cache Simulators by Hadi Brais, Rajshekar Kalayappan, Preeti Ranjan Panda, ACM COMPUTING SURVEYS (CSUR). Volume 53 Issue 1, 2020.
- J4. ChunkedTejas: A Chunking-based Approach to Parallelizing a Trace-Driven Architectural Simulator by Rajshekar Kalayappan, Avantika Chhabra, Smruti R. Sarangi, ACM TRANSACTIONS ON MODELING AND COMPUTER SIMULATION (TOMACS). Volume 30 Issue 3, 2020.

Presented at ACM SIGSIM PRINCIPLES OF ADVANCED DISCRETE SIMULATIONS (PADS), 2022.

- J5. Providing Accountability in Heterogeneous Systems-on-Chip by Rajshekar Kalayappan, Smruti R. Sarangi, ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS (TECS). Volume 17 Issue 5, 2018.
- J6. ParTejas: A Parallel Simulator for Multicore Processors by Geetika Malhotra, Rajshekar Kalayappan, Seep Goel, Pooja Aggarwal, Abhishek Sagar, Smruti R. Sarangi, ACM TRANSACTIONS ON MODELING AND COMPUTER SIMULATION (TOMACS). Volume 27, Issue 3, September 2017.
- J7. FluidCheck: A Redundant Threading-Based Approach for Reliable Execution in Many-core Processors by Rajshekar Kalayappan, Smruti R. Sarangi, ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION (TACO). Volume 12 Issue 4, January 2016. Presented at European Network on High Performance and Embedded Architecture and Compilation Conference (HiPEAC'16), Prague, Czech Republic, 2016.
- J8. Surveillance using non-stealthy sensors: A new intruder model by Amitabha Bagchi, Rajshekar Kalayappan, Surabhi Sankhla, WILEY SECURITY AND COMMUNICATION NETWORKS. Volume 7, Issue 11, November 2014.
- J9. A survey of checker architectures by Rajshekar Kalayappan, Smruti R. Sarangi, ACM COMPUTING SURVEYS (CSUR). Volume 45, Issue 4, August 2013.

### Conferences

- C1. faRM-LTL: A Domain-Specific Architecture for Flexible and Accelerated Runtime Monitoring of LTL Properties by Amrutha Benny, Sandeep Chandran, Rajshekar Kalayappan, Ramchandra Phawade and Piyush Kurur, 24TH INTERNATIONAL CONFERENCE ON RUNTIME VERIFICATION (RV2024), Istanbul, Turkey, 2024
- C2. CASH: Criticality-Aware Split Hybrid L1 Data Cache by Shruthi Karunakar, Meenakshi Atkade, Akash Poptani, Rajshekar Kalayappan, Sandeep Chandran, 34TH ACM GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI'24), Tampa Bay Area, FL, USA, 2024.
- C3. On Decomposing Complex Test Cases for Efficient Post-silicon Validation by Harshitha C, Sundarapalli Harikrishna, Peddakotla Rohith, Sandeep Chandran, Rajshekar Kalayappan, Asia and South Pacific Design Automation Conference (ASP-DAC'24), Incheon, South Korea, 2024. [Nominated for the best paper award]
- C4. Enhancing the Dependability of Electronic Control Systems through Reprogrammable Runtime Verification Monitors by Amruta Benny, Sandeep Chandran, Rajshekar Kalayappan, Frontiers of Aerospace Systems and Technologies (FAST) 2023.
- C5. SANNA: Secure Acceleration of Neural Network Applications by Akash Poptani, Abhishek Mittal, Rishit Saiya, Rajshekar Kalayappan, Sandeep Chandran, International Conference on VLSI Design and Embedded Systems (VLSID'22), Hyderabad, India, 2022.
- C6. A Hardware Implementation of the kCAS Synchronization Primitive by Srishty Patel, Rajshekar Kalayappan, Ishani Mahajan, Smruti R. Sarangi, Design, Automation and Test in Europe (DATE'17), Lausanne, Switzerland, 2017.
- C7. SecCheck: A Trustworthy System with Untrusted Components by Rajshekar Kalayappan, Smruti R. Sarangi, IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI'16), Pittsburgh, USA, 2016.
- C8. SecX: A Framework for Collecting Runtime Statistics for SoCs with Multiple Accelerators by Rajshekar Kalayappan, Smruti R. Sarangi, IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI'15), Montpellier, France, 2015.

C9. Tejas: A java based versatile micro-architectural simulator by Smruti R. Sarangi, Ra-jshekar Kalayappan, Prathmesh Kallurkar, Seep Goel, Eldhose Peter, IEEE INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS'15), Salvador, Brazil, 2015.

#### **Patents**

- P1. A system-on-chip with in-built mechanism and method for identification of faulty components in the system-on-chip, by Smruti R. Sarangi, Rajshekar Kalayappan. Indian patent granted: 523610.
- P2. System and method for improving the performance of an architectural simulator, by Smruti R. Sarangi, Rajshekar Kalayappan, Avantika Chhabra. Indian patent granted: 547651.

# SPONSORED PROJECTS

P1. Criticality-aware Hybrid Cache Hierarchy, PI: Rajshekar K, SERB Core Research Grant. 2021 – 2023. Completed.

# PROFESSIONAL SERVICE AND ACTIVITIES

#### \* Reviewer

- Journals: TCAD, CSUR, JSA, ESL
- Conferences: MICRO, ASPLOS, IPDPS, HiPC, VLSID, CASES
- Funding proposals submitted to Science and Engineering Research Board, Government of India, and the National Supercomputing Mission, Government of India
- \* Committee Member
- Member of the Board of Studies of the Department of Computer Science and Engineering at SDM College of Engineering, Dharwad, India
- Session chair at Embedded Systems Week (ESWEEK) 2022
- Member of the Program Committee of the International Conference on High Performance Computing, Data, and Analytics (HiPC) 2019
- Member of the Program Committee of the IC3 conference 2018

Date: 15<sup>th</sup> January, 2025

Place: Dharwad, India (Rajshekar K)